Accelerating 3D Geometry Transformation with Intel MMX™ Technology

ECE 734 – Project Report

by

Pei Qi
Yang Wang
Content

1. Abstract
2. Introduction
   2.1 3-Dimensional Object Geometry Transformation
   2.2 Intel MMX™ Technology
3. Implementation
   3.1 Execution before optimization
   3.2 Optimization by reversing registers
   3.3 Optimization by re-ordering instructions
4. Simulation
   4.1 Correctness
   4.2 Performance
5. Conclusion
6. References
7. Percentage Contributions
Abstract

Three-dimensional (3D) graphics geometry transformation involves very heavy computation load running on micro computer system. The appearance of Intel MMX™ Technology increases the processing power dramatically and thereby speeds up the 3D geometry transformation as well. In this project, the implementation of 3D geometry transformation is implemented under MMX framework and the potential optimization at instruction level is examined to further speed up the execution of MMX instructions code. Reversing (renaming) registers and reordering instructions are two mainly typical methods used to pair instructions such that they could be executed within the same cycle in pipelined processor. Finally, the correctness and performance of our approach is tested through two simulations under Matlab and PLX framework respectively. At last, conclusion can be made that MMX™ Technology effectively accelerates 3D geometry transformation by providing multimedia extensions that are tailored to 2D or 3D graphics processing. In addition to that, through hand optimizing the assembly code, the execution time would be reduced by pairing more instructions and executing them in parallel.
Introduction

2.1 Three-dimensional Geometry Transformation

The three-dimensional objects are usually represented by thousands of polygons. Each vertex of polygons can be represented by a 4-element vector.

![Fig. 1 Representation of 3D Object](image)

X, Y, and Z are coordinates of each polygon in the 3D space. W contains perspective corrective information, which is essentially unused in our project for simplicity.

When a 3D object performs a geometry transformation, such as shift, rotation, expansion and so on, we have to recalculate polygon shape which is actually matrix multiplication.

\[
V_T = M \times V_O
\]

\[
\begin{bmatrix}
X_T \\
Y_T \\
Z_T \\
W_T
\end{bmatrix} =
\begin{bmatrix}
a_0 & a_1 & a_2 & a_3 \\
b_0 & b_1 & b_2 & b_3 \\
c_0 & c_1 & c_2 & c_3 \\
d_0 & d_1 & d_2 & d_3
\end{bmatrix}
\begin{bmatrix}
X \\
Y \\
Z \\
1
\end{bmatrix}
\]

\[
X_T = a_0 \times X + a_1 \times Y + a_2 \times Z + a_3 \times 1
\]

\[
Y_T = b_0 \times X + b_1 \times Y + b_2 \times Z + b_3 \times 1
\]

\[
Z_T = c_0 \times X + c_1 \times Y + c_2 \times Z + c_3 \times 1
\]

\[
W_T = d_0 \times X + d_1 \times Y + d_2 \times Z + d_3 \times 1
\]

![Fig. 2 Matrix-based 3D Geometry Transformation](image)

Where, \( V_O \) is the original vertex vector, \( M \) is the transformation matrix, and \( V_T \) is the transformed vertex vector. Here we do not investigate the details about transformation itself, like how to construct transformation matrix \( M \) etc. The only concern here is the computation issue involved with transformation. From the above equations, obviously this operation will definitely incur a computation overhead since each vertex pixel requires 16 multiplies and 12 additions. However, there is also a lot of inherent parallelism which could be exploited to speedup the recalculation process.
2.2 Intel MMX™ Technology

The Intel Architecture MMX™ Technology provides a significant increase in processing power, through the use of its new single-instruction multiple-data (SIMD) extensions. MMX instruction set features 57 SIMD-type instructions and eight 64-bit wide MMX registers. In addition to that, 4 new data types are introduced into MMX instruction set to accelerate the processing by calculating in parallel. Thus, two 32-bit, four 16-bit, or eight 8-bit integer values can be operated on at once.

In our project, we mainly investigate the “PMADDWD” instruction, which is new in MMX instruction and means Packed Multiply and Add, and testify how this instruction speeds up the computation.

```
<table>
<thead>
<tr>
<th>a3</th>
<th>a2</th>
<th>a1</th>
<th>a0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>*</td>
<td>*</td>
<td>*</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>b3</th>
<th>b2</th>
<th>b1</th>
<th>b0</th>
</tr>
</thead>
</table>

\[
\begin{align*}
\text{a3} \times \text{b3} + \text{a2} \times \text{b2} + \text{a1} \times \text{b1} + \text{a0} \times \text{b0}
\end{align*}
\]
```

Fig. 3 PMADDWD Instruction

“PMADDWD” instruction can perform both multiply and add on four 16-bit values simultaneously. Therefore, it is an excellent match for the four-element multiply/adds operation, such as 3D geometry transformation. Thus, this instruction reduces the previous workload to 4 multipliers and 2 adders for each of vertex pixel.
Implementation

3.1 Execution before optimization

In the routine executing 3D geometry transformation, the critical section is the multiplication of two matrices: $M$ and $V_o$. The code snippet of the below demonstrates the essence of the execution of transformation using MMX™ instruction set.

\begin{verbatim}
mov eax,[esp]+ 4
mov ebx,[esp]+ 8
mov ecx,[esp]+12
mov edx,[esp]+16
mov mm0, 0[eax]
NextVect:
    mov mm3,[ebx]
    mov mm4,mm3
    pmaddwd mm4,mm0
    mov mm5,mm4
    psrlq mm5,32
    paddd mm4,mm5
    moved [edx],mm4

Fig. 4 Code Snippet

\end{verbatim}

\begin{verbatim}
16bits 16bits 16bits 16bits
a0   a1   a2   a3   movq,mm3
X     Y     Z     1   movq,mm0

pmaddwd

a0*X + a1*Y a2*Z + a3*1 mm4

a0*X + a1*Y movq,mm5

(a0*X+a1*Y) + (a2*Z+a3*1) movq,edx

Fig. 5 Corresponding Register Status

\end{verbatim}

The above code is a demonstration of MMX™ instruction. mm0 ~ mm5 are temporary MMX registers for execution. First, the code pushes in pixel value of a single point x, y, z, and a correction vector 1 together into a 64 bit register mm0. It also takes in a single row of the transformation matrix $M$ and stored it in a 64 bit register named mm3. A copy of mm3 is made and called mm4. mm4 was used to do “PMADDWD” instruction with mm0. After the instruction is done, the result is stored back into mm4. A copy of mm4 is made and called mm5. mm5 is shifted 32 bit to the right. mm4 and mm5 is add together and the information is stored in mm4. At the end, mm4, the result is stored in temporary pointer edx for further use.
**Optimization**

The speed of MMX routine, like other assembly code routines, could benefit greatly from hand optimization. Reversing or renaming registers and reordering instructions are two usually used methods to accelerate the execution of code. The basic idea is to make better use of the super-scalar pipelines, which enables two or more instructions to be executed simultaneously. In other words, we can execute two or more instruction within the same clock cycle and thereby reduce the total execution time eventually.

### 3.2 Reversing Registers

The purpose of reversing registers is to eliminate the data dependency caused by unintended using temporary registers or using them in inappropriate sequence. A typical problem in this regard is shown as the following:

<table>
<thead>
<tr>
<th>Fig. 6 Before Reversing</th>
<th>Fig. 7 After Reversing</th>
</tr>
</thead>
<tbody>
<tr>
<td>1 movq mm3, [ebx]</td>
<td>1 movq mm4, [ebx]</td>
</tr>
<tr>
<td>2 movq mm4, mm3</td>
<td>2 movq mm3, mm4</td>
</tr>
<tr>
<td>3 pmaddwd mm4 mm0</td>
<td>3 pmaddwd mm4 mm0</td>
</tr>
</tbody>
</table>

Fig.6 and Fig.7 will yield the completely same result. In Fig.6, instruction 2 reads from mm3, and then writes to mm4, while instruction 3 reads from mm0 and writes to mm4. Obviously it is impossible to execute instruction 2 and 3 simultaneously since both of them write to mm4, which is a typical W-W data dependency. However in Fig.7, after reversing registers mm3 and mm4, instruction 2 read first from mm4 to mm3 and then instruction 3 writes to mm4. The previous data dependency no longer existed. We are able to pair the instruction 2 and 3 and execute them simultaneously. The cycles needed to execute these instructions are also reduced to 2 from early 3 and the execution time is also decreased consequently. This example clearly demonstrates that how to eliminate data dependency by simply reversing involved registers.

### 3.3 Re-ordering instructions

Reversing registers can only eliminate data dependency locally in assembly code. However when facing the whole segment of code, we need to consider re-ordering the
execution of instructions and thereby break the whole dependency chains affiliated to the present sequence in which instructions are executed. The ultimate goal is to get more instruction paired.

Fig. 8 Before Re-ordering

NextVect:
1 movq mm4, [ebx]
2 movq mm3, mm4
3 pmaddwd mm4, mm0
4 movq mm5, mm4
5 psrlq mm4, 32
6 padd mm5, mm4
7 movd [edx], mm5
8 movq mm4, mm3
9 pmaddwd mm4, mm1
10 movq mm5, mm4
11 psrlq mm4, 32
12 padd mm5, mm4
13 movd [edx+2], mm5
14 movq mm4, mm3
15 pmaddwd mm4, mm2
16 movq mm5, mm4
17 psrlq mm4, 32
18 padd mm5, mm4
19 movd [edx+4], mm5
20 add ebx, 8
21 add edx, 6
22 dec ecx 1
23 jnz NextVect

Fig.9 After Re-ordering

NextVect:
1 movq mm3, [ebx]
2 movq mm4, mm3
3 movq mm5, mm4
4 pmaddwd mm3, mm0
5 pmaddwd mm4, mm1
6 pmaddwd mm5, mm2
7 movq mm6, mm3
8 psrlq mm3, 32
9 padd mm3, mm6
10 movq mm6, mm4
11 psrlq mm4, 32
12 padd mm4, mm6
13 movq mm6, mm5
14 psrlq mm5, 32
15 padd mm5, mm6
16 movd [edx], mm3
17 movd [edx+2], mm4
18 movd [edx+4], mm5
19 add edx, 6
20 add ebx, 8 1 - 1
21 dec ecx 1
22 jnz NextVect 1 - 1

Fig.9 demonstrates that how re-order the sequence of execution shown in Fig.8 and thereby get more instructions paired. A very important issue must be presented at this point that all the optimizations cannot affect or change the correctness of original code. This is the prerequisite for any optimization and we develop a Matlab program to do the same operation and then compare the results from two executions. This concern will be more discussed in next section.
Simulation

4.1 Correctness

We just mentioned in last section, correctness is our first concern when doing optimization. In our project, we compare the two results. One was simulating the execution of optimized code in instruction form. The other was directly multiplying transformation matrix $M$ and original vertex vector $V_o$. Our optimized code yielded the same result with later and therefore testified the correctness of the optimized code. The only exception is when a very large value is used for coordinates X, Y or Z, the optimized code showed different result due to the truncation applied to keep the 16-bit integer representation.

4.2 Performance Improvement

In our simulation, we testified the performance of optimized code measured with execution time and cycle consumption using Matlab and PLX framework respectively.

Matlab

<table>
<thead>
<tr>
<th>Test Case</th>
<th>Execution Time (sec)</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Un-Optimized</td>
</tr>
<tr>
<td>Vertices number:</td>
<td></td>
</tr>
<tr>
<td>320</td>
<td>0.644</td>
</tr>
<tr>
<td>Vertices number:</td>
<td></td>
</tr>
<tr>
<td>3200</td>
<td>5.6943</td>
</tr>
<tr>
<td>Vertices number:</td>
<td></td>
</tr>
<tr>
<td>32000</td>
<td>78.0654</td>
</tr>
</tbody>
</table>

Fig. 10 Execution Time Comparison Using Matlab

From the above table, we found that the execution time was reduced after doing optimization. Especially this trend became more obvious when the vertices number was increased.
PLX

<table>
<thead>
<tr>
<th>Test Case</th>
<th>Cycles</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Un-Optimized</td>
</tr>
<tr>
<td>Single set instruction iteration</td>
<td>60</td>
</tr>
</tbody>
</table>

Fig. 11 Cycle Count Using PLX

Figure 11 shows cycle count comparison between un-optimized result and optimized one. The result shows a 8 cycle reduction in a single instruction iteration. This number will become more significant when multiple iterations executed. Since this number increase linearly, the result of multiple iterations is provided here.
Conclusion

The new instructions in MMX™ Technology can effectively accelerate 3D geometry transformation. In our project, we first illustrated how “PMADDWD” instruction can handle and save computation in hardware level. We then simulated our implementation with Matlab and PLX simulators.

By rearranging instruction execution time, we can further reduce the total number of clock cycle, which makes our program more efficient. Both simulation results show clock cycle reduction. As a result, these results proves that we can improve the performance of execution through some optimizations at instruction level, such as reversing register, re-ordering instruction without sacrificing the correctness of code.
References


# Percentage Contributions

<table>
<thead>
<tr>
<th>Tasks performed</th>
<th>Pei Qi</th>
<th>Yang Wang</th>
</tr>
</thead>
<tbody>
<tr>
<td>Literature search</td>
<td>50%</td>
<td>50%</td>
</tr>
<tr>
<td>Method discussion</td>
<td>50%</td>
<td>50%</td>
</tr>
<tr>
<td>Power point presentation</td>
<td>50%</td>
<td>50%</td>
</tr>
<tr>
<td>Matlab programs</td>
<td>50%</td>
<td>50%</td>
</tr>
<tr>
<td>Testing case preparation</td>
<td>50%</td>
<td>50%</td>
</tr>
<tr>
<td>Report writing</td>
<td>50%</td>
<td>50%</td>
</tr>
<tr>
<td><strong>Overall</strong></td>
<td>50%</td>
<td>50%</td>
</tr>
</tbody>
</table>

Team Member#1: Pei Qi

__________________________________
Signature

Team Member#2: Yang Wang

__________________________________
Signature